// SPDX-License-Identifier: GPL-2.0+ /* * Copyright (C) 2020 Microchip Technology Inc. * Padmarao Begari */ #include #include #include #include #include #include #include #include #include #include #include "mpfs_clk.h" static int mpfs_clk_probe(struct udevice *dev) { struct clk *parent_clk = dev_get_priv(dev); struct clk clk_msspll = { .id = CLK_MSSPLL }; void __iomem *base; void __iomem *msspll_base; int ret; base = dev_read_addr_index_ptr(dev, 0); if (!base) return -EINVAL; ret = clk_get_by_index(dev, 0, parent_clk); if (ret) return ret; /* * The original devicetrees for mpfs messed up & defined the msspll's * output as a fixed-frequency, 600 MHz clock & used that as the input * for the clock controller node. The msspll is however not a fixed * frequency clock and later devicetrees handled this properly. Check * the devicetree & if it is one of the fixed ones, register the msspll. * Otherwise, skip registering it & pass the reference clock directly * to the cfg clock registration function. */ msspll_base = dev_read_addr_index_ptr(dev, 1); if (msspll_base) { ret = mpfs_clk_register_msspll(msspll_base, parent_clk); if (ret) return ret; clk_request(dev, &clk_msspll); parent_clk = &clk_msspll; } ret = mpfs_clk_register_cfgs(base, parent_clk); if (ret) return ret; ret = mpfs_clk_register_periphs(base, dev); return ret; } static const struct udevice_id mpfs_of_match[] = { { .compatible = "microchip,mpfs-clkcfg" }, { } }; U_BOOT_DRIVER(mpfs_clk) = { .name = "mpfs_clk", .id = UCLASS_CLK, .of_match = mpfs_of_match, .ops = &ccf_clk_ops, .probe = mpfs_clk_probe, .priv_auto = sizeof(struct clk), .flags = DM_FLAG_PRE_RELOC, };