// SPDX-License-Identifier: GPL-2.0+ OR X11 /* * Copyright 2017 - Alexandre Torgue * */ #include #include / { soc { pinctrl: pinctrl@40020000 { #address-cells = <1>; #size-cells = <1>; ranges = <0 0x40020000 0x3000>; interrupt-parent = <&exti>; st,syscfg = <&syscfg 0x8>; pins-are-numbered; gpioa: gpio@40020000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x0 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOA)>; st,bank-name = "GPIOA"; }; gpiob: gpio@40020400 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x400 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOB)>; st,bank-name = "GPIOB"; }; gpioc: gpio@40020800 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x800 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOC)>; st,bank-name = "GPIOC"; }; gpiod: gpio@40020c00 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0xc00 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOD)>; st,bank-name = "GPIOD"; }; gpioe: gpio@40021000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x1000 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOE)>; st,bank-name = "GPIOE"; }; gpiof: gpio@40021400 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x1400 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOF)>; st,bank-name = "GPIOF"; }; gpiog: gpio@40021800 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x1800 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOG)>; st,bank-name = "GPIOG"; }; gpioh: gpio@40021c00 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x1c00 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOH)>; st,bank-name = "GPIOH"; }; gpioi: gpio@40022000 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x2000 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOI)>; st,bank-name = "GPIOI"; }; gpioj: gpio@40022400 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x2400 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOJ)>; st,bank-name = "GPIOJ"; }; gpiok: gpio@40022800 { gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; reg = <0x2800 0x400>; clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOK)>; st,bank-name = "GPIOK"; }; usart1_pins_a: usart1-0 { pins1 { pinmux = ; /* USART1_TX */ bias-disable; drive-push-pull; slew-rate = <0>; }; pins2 { pinmux = ; /* USART1_RX */ bias-disable; }; }; usart3_pins_a: usart3-0 { pins1 { pinmux = ; /* USART3_TX */ bias-disable; drive-push-pull; slew-rate = <0>; }; pins2 { pinmux = ; /* USART3_RX */ bias-disable; }; }; usbotg_fs_pins_a: usbotg-fs-0 { pins { pinmux = , /* OTG_FS_ID */ , /* OTG_FS_DM */ ; /* OTG_FS_DP */ bias-disable; drive-push-pull; slew-rate = <2>; }; }; usbotg_fs_pins_b: usbotg-fs-1 { pins { pinmux = , /* OTG_HS_ID */ , /* OTG_HS_DM */ ; /* OTG_HS_DP */ bias-disable; drive-push-pull; slew-rate = <2>; }; }; usbotg_hs_pins_a: usbotg-hs-0 { pins { pinmux = , /* OTG_HS_ULPI_NXT*/ , /* OTG_HS_ULPI_DIR */ , /* OTG_HS_ULPI_STP */ , /* OTG_HS_ULPI_CK */ , /* OTG_HS_ULPI_D0 */ , /* OTG_HS_ULPI_D1 */ , /* OTG_HS_ULPI_D2 */ , /* OTG_HS_ULPI_D3 */ , /* OTG_HS_ULPI_D4 */ , /* OTG_HS_ULPI_D5 */ , /* OTG_HS_ULPI_D6 */ ; /* OTG_HS_ULPI_D7 */ bias-disable; drive-push-pull; slew-rate = <2>; }; }; ethernet_mii: mii-0 { pins { pinmux = , /* ETH_MII_TXD0_ETH_RMII_TXD0 */ , /* ETH_MII_TXD1_ETH_RMII_TXD1 */ , /* ETH_MII_TXD2 */ , /* ETH_MII_TXD3 */ , /* ETH_MII_TX_CLK */ , /* ETH_MII_TX_EN_ETH_RMII_TX_EN */ , /* ETH_MDIO */ , /* ETH_MDC */ , /* ETH_MII_RX_CLK_ETH_RMII_REF_CLK */ , /* ETH_MII_RX_DV_ETH_RMII_CRS_DV */ , /* ETH_MII_RXD0_ETH_RMII_RXD0 */ , /* ETH_MII_RXD1_ETH_RMII_RXD1 */ , /* ETH_MII_RXD2 */ ; /* ETH_MII_RXD3 */ slew-rate = <2>; }; }; adc3_in8_pin: adc-200 { pins { pinmux = ; }; }; pwm1_pins: pwm1-0 { pins { pinmux = , /* TIM1_CH1 */ , /* TIM1_CH1N */ ; /* TIM1_BKIN */ }; }; pwm3_pins: pwm3-0 { pins { pinmux = , /* TIM3_CH1 */ ; /* TIM3_CH2 */ }; }; i2c1_pins: i2c1-0 { pins { pinmux = , /* I2C1_SDA */ ; /* I2C1_SCL */ bias-disable; drive-open-drain; slew-rate = <3>; }; }; ltdc_pins_a: ltdc-0 { pins { pinmux = , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_CLK */ , /* LCD_R0 */ , /* LCD_R1 */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6*/ , /* LCD_R7 */ , /* LCD_G0 */ , /* LCD_G1 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_B0 */ , /* LCD_B1 */ , /* LCD_B2 */ , /* LCD_B3*/ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ , /* LCD_B7 */ ; /* LCD_DE */ slew-rate = <2>; }; }; ltdc_pins_b: ltdc-1 { pins { pinmux = , /* LCD_HSYNC */ , /* LCD_VSYNC */ , /* LCD_CLK */ , /* LCD_R2 */ , /* LCD_R3 */ , /* LCD_R4 */ , /* LCD_R5 */ , /* LCD_R6*/ , /* LCD_R7 */ , /* LCD_G2 */ , /* LCD_G3 */ , /* LCD_G4 */ , /* LCD_B2 */ , /* LCD_B3*/ , /* LCD_G5 */ , /* LCD_G6 */ , /* LCD_G7 */ , /* LCD_B4 */ , /* LCD_B5 */ , /* LCD_B6 */ , /* LCD_B7 */ ; /* LCD_DE */ slew-rate = <2>; }; }; spi5_pins: spi5-0 { pins1 { pinmux = , /* SPI5_CLK */ ; /* SPI5_MOSI */ bias-disable; drive-push-pull; slew-rate = <0>; }; pins2 { pinmux = ; /* SPI5_MISO */ bias-disable; }; }; i2c3_pins: i2c3-0 { pins { pinmux = , /* I2C3_SDA */ ; /* I2C3_SCL */ bias-disable; drive-open-drain; slew-rate = <3>; }; }; dcmi_pins: dcmi-0 { pins { pinmux = , /* DCMI_HSYNC */ , /* DCMI_VSYNC */ , /* DCMI_PIXCLK */ , /* DCMI_D0 */ , /* DCMI_D1 */ , /* DCMI_D2 */ , /* DCMI_D3 */ , /*DCMI_D4 */ , /* DCMI_D5 */ , /* DCMI_D6 */ , /* DCMI_D7 */ , /* DCMI_D8 */ , /* DCMI_D9 */ , /* DCMI_D10 */ ; /* DCMI_D11 */ bias-disable; drive-push-pull; slew-rate = <3>; }; }; sdio_pins: sdio-pins-0 { pins { pinmux = , /* SDIO_D0 */ , /* SDIO_D1 */ , /* SDIO_D2 */ , /* SDIO_D3 */ , /* SDIO_CK */ ; /* SDIO_CMD */ drive-push-pull; slew-rate = <2>; }; }; sdio_pins_od: sdio-pins-od-0 { pins1 { pinmux = , /* SDIO_D0 */ , /* SDIO_D1 */ , /* SDIO_D2 */ , /* SDIO_D3 */ ; /* SDIO_CK */ drive-push-pull; slew-rate = <2>; }; pins2 { pinmux = ; /* SDIO_CMD */ drive-open-drain; slew-rate = <2>; }; }; can1_pins_a: can1-0 { pins1 { pinmux = ; /* CAN1_TX */ }; pins2 { pinmux = ; /* CAN1_RX */ bias-pull-up; }; }; can2_pins_a: can2-0 { pins1 { pinmux = ; /* CAN2_TX */ }; pins2 { pinmux = ; /* CAN2_RX */ bias-pull-up; }; }; can2_pins_b: can2-1 { pins1 { pinmux = ; /* CAN2_TX */ }; pins2 { pinmux = ; /* CAN2_RX */ bias-pull-up; }; }; }; }; };